Personal tools
You are here: Home Publications Accurate Cache and TLB Characterization Using hardware Counters
Document Actions

Jack Dongarra, Shirley Moore, Phil Mucci, Keith Seymour, and Haihang You (2004)

Accurate Cache and TLB Characterization Using hardware Counters

In: Proceedings of the International Conference on Computational Science (ICCS) 2004, Krakow, Poland, 233 Spring Street, New York, NY 10013, Springer.

We have developed a set of microbenchmakrs for accurately determining the structural characteristics of data cache memories and TLBs. These characteristics include cache size, cache line size, cache associativity, memory page size, number of data TLB entries, and data TLB associativity. Unlike previous microbenchmarks that used time- based measurements, our microbenchmarks use hardware event counts to more accurately and quickly determine these characteristics while requiring fewer limiting assumptions.

by admin last modified 2007-12-10 21:05
« May 2011 »
Su Mo Tu We Th Fr Sa
1234567
891011121314
15161718192021
22232425262728
293031
 

Powered by Plone

LACSI Collaborators include:

Rice University LANL UH UNM UIUC UNC UTK